Statistical Static Timing Analysis for Digital Circuitry

Main Article Content

Bhushan Malkapurkar, Anil Wanare

Abstract

This paper proposed the impact of variations on delay in CMOS technology of 32 nm. The magnitude of process variations have grown, there has been an increasing realization that traditional design methodologies both for analysis and optimization are no longer acceptable. The main objective of the project is that Statistical Static Timing Analysis method has the result closer to best method and less time consuming which is far more acceptable. So we consider Statistical Static timing Analysis is the best and acceptable method for timing analysis of digital Circuits. The variation in propagation delay is big concern. The proposed system considers the variations in the designing process and finds the propagation delay. This is compared with another method called as Monte Carlo method. Also the simulation time required for both the methods are considered.

Article Details

How to Cite
, B. M. A. W. (2015). Statistical Static Timing Analysis for Digital Circuitry. International Journal on Recent and Innovation Trends in Computing and Communication, 3(10), 5736–5741. https://doi.org/10.17762/ijritcc.v3i10.4918
Section
Articles