Implementation of Fast, Low Power and Area Efficient Carry Select Adder

Main Article Content

Priya H. Agrawal, Prashant R. Rothe

Abstract

One of the fastest adders is Carry Select Adder (CSLA) and it perform fast arithmetic functions in many data processing processors. A conventional CSLA has less carry propagation delay (CPD) than ripple carry adder (RCA). A compromise between RCA and carry look ahead adder is provided by Carry select adder. For the CSLA new logic is proposed by reducing redundant logic operations present in conventional CSLA. In the proposed scheme, schedule the carry select (CS) operation before final sum calculation. which is different approach from the conventional. Two carry words ( cin = 0 and 1) bit patterns and fixed cin bits use for generation units and CS logic optimization. Optimized logic units is used to obtain an efficient CSLA design. The proposed work is carried out using Modelsim SE 6.3f and Quatus2 software.
DOI: 10.17762/ijritcc2321-8169.160463

Article Details

How to Cite
, P. H. A. P. R. R. (2015). Implementation of Fast, Low Power and Area Efficient Carry Select Adder. International Journal on Recent and Innovation Trends in Computing and Communication, 3(4), 2056–2059. https://doi.org/10.17762/ijritcc.v3i4.4179
Section
Articles