Power Droop Reduction In Logic BIST By Scan Chain Reordering

Main Article Content

Anudhivya.T, Anushuya Devi.S, Ashokkumar.K, S.Raja, Ms .R.Anitha

Abstract

Significant peak power (PP), thus power droop (PD), during test is a serious concern for modern, complex ICs. In fact, the PD originated during the application of test vectors may produce a delay effect on the circuit under test signal transitions. This event may be erroneously recognized as presence of a delay fault, with consequent generation of an erroneous test fail, thus increasing yield loss. Several solutions have been proposed in the literature to reduce the PD during test of combinational ICs, while fewer approaches exist for sequential ICs. In this paper, we propose a novel approach to reduce peak power/power droop during test of sequential circuits with scan-based Logic BIST. In particular, our approach reduces the switching activity of the scan chains between following capture cycles. This is achieved by an original generation and arrangement of test vectors. The proposed approach presents a very low impact on fault coverage and test time.

Article Details

How to Cite
, A. A. D. A. S. M. .R.Anitha. (2018). Power Droop Reduction In Logic BIST By Scan Chain Reordering. International Journal on Recent and Innovation Trends in Computing and Communication, 6(3), 80–86. https://doi.org/10.17762/ijritcc.v6i3.1463
Section
Articles