# Design and Implementation of High Speed Bi-directional Transceiver for Low Power Applications

Swamy T N<sup>1</sup>, Sujanya Kumari T<sup>2</sup>, K Ramesha<sup>3</sup> Email-id: swamyohm@gmail.com

<sup>1,2,3</sup> Department of Electronics and Communication Engineering, Dr. Ambedkar Institute of Technology, Bengaluru.

*Abstract*—In this paper, a new bi-directional transceiver has been proposed for high speed signaling. The new proposed transceiver architecture has two modes of operation namely, the transmitter and the receiver. Transceiver on either side supports two way communications via same link. Since high transimpedance gain over a large bandwidth in the receiving mode, the signaling current can be reduced to a very low value. The proposed circuit is designed in 90nm technology with the supply voltage of 1.8V.

\*\*\*\*\*

Keywords—transciever; bidirectional.

#### I. INTRODUCTION

This electronic document propose a high speed signaling architecture using bi-directional transceiver in 90nm technology with the supply voltage of 1.8V. To enhance high system performance, global interconnects to data transmission from on digital end to another end in system on chip or network on chip have to be very fast and power efficient [1]. Modulated signaling systems, loss compensation by negative impedance converters, pre-emphasis, pulse width modulation techniques are used to increase the bandwidth of the links. But these mentioned techniques are less energy efficient. This paper proposes a new technique of high speed bi-directional transceiver [2]. The proposed transceiver can either act as a transmitter of a receiver since it uses a same interconnects for a bi-directional communication. This in turn has very low small-signal impedance in both directions and enhances link bandwidth to the large extent. It has a very high transimpedance gain over a large bandwidth, which reduces the required signaling current to a very low level in comparison to the existing resistive termination [3]. The main scope focuses on the design and verification of bidirectional transceiver using 90nm CMOS technology. Transceiver design is done by choosing proper aspect ratio for each transistor such that all transistor remains in saturation region and proper selection of reference current helps in determining correct aspect ratio.

#### II. RELATED WORK

The multicore system network on chip uses an efficient high speed data sharing among its cores. The typical method is used for data communication from one core to another to divide the interconnect into various segments [5]. Repeaters are inserted between them to boost the performance of the interconnect. Many techniques exist in the past to optimize the area and proper placements of repeaters. Increase in the complexity leads to supply noise, jitter, skew, cross-talks and various other issues leading to failure. In another technique, several signaling schemes is used to transmit the high speed data through the lossy global interconnect [6]. In some cases preemphasis circuits are used to reduce the noise effect. These techniques mentioned realize high speed transfer of data over a long on chip interconnect.

# A. Gain

Gain term is used to measure the ability of two port circuit to increase the power or amplitude of the signal. Logarithmic decibel is used for analysis. The current gain and voltage gain is given by equations 1 and 2 respectively.

$$gain = 10 \log \frac{\frac{V_{out}^2}{R_{out}}}{\frac{V_{in}^2}{R_{in}}} dB$$
(1)  
$$gain = 10 \log \left(\frac{I_{out}^2 R_{out}}{I_{in}^2 R_{in}}\right) dB$$
(2)

Bandwidth signifies the measure of the width of a range of frequencies, measured in hertz.

C. Slew Rate

The rate of change of voltage per unit time is given by the slew rate of the electronic system expressed as given in the equation 3.

$$SR = max\left(\left|\frac{dv_{out}(t)}{dt}\right|\right)$$
(3)

#### III. TRANSIEVER DESIGN

The design of the bi-directional transceiver system is done using cadence tool gpdk90nm technology.

(2)

# A. Transmitter Design

The high efficient low-voltage differential signaling (LDVS) transmitter is used for the design of the transmitter. The transmitter architecture in CMOS design is shown in figure 1.



Figure 1. Transmitter Design.

Transmitter has four transistors function as the current mirror for stabilization of current. Depending on the data need to be send either M31 and M32 or M41 and M42 is switched ON. This configuration provides very low impedance since the signaling techniques has less cross-talk.

# B. Receiver Design

Figure 2 gives the design of receiver in the bi-directional system. The main feature of the receiver is the very low small-signal input impedance and high transimpedance gain. Transistors M1 and M2 are cross coupled and drive resistors R1 and R2 respectively.



Figure 2. Receiver Design.

#### IJRITCC | July 2017, Available @ http://www.ijritcc.org

#### C. Implementation

Figure 3 show the schematic design of bi-directional transceiver. Transistors M7 and M8, M4 and NM2 forms differential amplifier circuit. Transistors M7 and M8 acts as switch. Current variation and in turn rise in output voltage is seen by controlling the gate voltage of the transistor M4 and NM2. Transistors M1 and M0 acts as a latch which strengthen the output and transistors M10, NM5, M2, M3 act as a current mirror.



Figure 3. Bi-direction Transceiver.

# D. Design Specifications

The current flowing through the transistors M7 and M4 and M8 and NM2 is  $100\mu$ A since the tail current is  $200\mu$ A. The aspect ratio for these transistors is determined to operate in saturation region. For latch transistor minimum aspect ratio is selected for low power analysis. The aspect ratio of current mirror M10 and NM5 is chosen to be 46. Since Transistors M2 and M3 acts as current mirror and current flowing through them is  $100\mu$ A, the aspect ratio is half of the first current mirror part i.e., 23.

- 1. Slew rate = 20V/microsecond
- 2. Capacitor = 5pf
- 3. Vds= 200mV
- 4.  $\mu n Cox = 217 \mu V$
- 5. Gain > 1
- E. Results and Waveforms

In Simulation DC, Transient and AC analysis are performed and the results are tabulated. Figure 4, 5 shows differential voltage of the transiever, peak to peal voltage of the transceiver respectively. The differential input with amplitude of 170mV and offset voltage of 900mV is applied to transimitter introducing the delay of 400ps. Input signal is processed and strengthened at the transmitter block. The receiver in the transceiver block enhances the information form peak to peal voltage of 338.5mV to 900mV.



Figure 4. Differential voltage of the transceiver

The peak to peak voltage at input end of the transmitter is named by Data\_pp, and input of receiver by Txout\_pp and output of receiver by Rxout\_pp. Table 1 gives the transmitted and received voltage. Transmitted and Received signal is almost similar with some loss of information due to atmospheric and electronic noise introduced.



Figure 5. Peak to peak voltage of the transceiver.

Table 2 gives the comparison of the technology and the signaling scheme. It clearly shows that as technology is advanced the energy dissipation is reduced under different techniques.

| Tabe1: | Voltage at | transmission | and reception |
|--------|------------|--------------|---------------|
|--------|------------|--------------|---------------|

| Signal Type | Voltage |  |
|-------------|---------|--|
| Data_pp     | 974.9mV |  |
| Txout_pp    | 1.106V  |  |
| Rxout_pp    | 1.608V  |  |

| Technology(nm), |      | Signaling                             | Data       | Energy(pJ/b |
|-----------------|------|---------------------------------------|------------|-------------|
| Suj             | pply | scheme                                | rate(Gbps) |             |
| Voltage(V)      |      |                                       |            |             |
| 350             | 2.5  | Hybrid<br>current mode                | 1          | 5.80        |
| 180             | 1.8  | Capacitive<br>driven pre-<br>emphasis | 1          | 1.05        |
| 180             | 1.8  | Loss compensation                     | 3          | 2.00        |
| 130             | 1.2  | Pulse width pre-emphasis              | 3          | 2.00        |
| 90              | 1.8  | Pre-emphasis<br>and<br>equalization   | 6          | 0.63        |

# IV. CONCLUSION AND FUTURE SCOPE

The proposed transceiver can be used as a transmitter or receiver and hence supports bi-directional communication for high speed communication for low power applications. It shows very low impedance in both directions. The signaling current is reduced to a very low level and gain at receiving end is high. In future, design can be implemented for bit rate more than 14Gbps.

# References

- Nijwm Wary, Pradip Mandal: 'High-speed Energy Efficient bi-directional Transceiver for global on-chip interconnect' IEEE Trans. Very Large Scale Integr. (VLSI) Syst. 2015.
- [2] Nijwm Wary, Pradip Mandal: 'A low impedance receiver for power efficient current mode signalling across on-chip global interconnects' IEEE Trans. Very Large Scale Integr. (VLSI) Syst.,2014.
- [3] Nigussie, E., Tuuna, S., Plosila, J., Isoaho, J., Tenhunen, H.: 'Semi-serial on chip link implementation for energy efficiency and high throughput', IEEE Trans. Very Large Scale Integr. (VLSI) Syst., 2012, 20, (12), pp. 2265–2277.
- [4] Chang, R.T., Talwalkar, N., Yue, C.P., Wong, S.S.: 'Near speed-of-light signaling over on-chip electrical interconnects', IEEE J. Solid-State Circuits, 2003, 38, (5), pp. 834–838.
- [5] Jose, A.P., Shepard, K.L.: 'Distributed loss-compensation techniques for energy-efficient lowlatency on-chip communication', IEEE J. Solid-State Circuits, 2007, 42, (6), pp. 1415–1424.
- [6] Byungsub, K., Stojanovic, V.: 'An energy-efficient equalized transceiver for RC-dominant channels', IEEE J. Solid-State Circuits, 2010, 45, (6), pp. 1186–1197.

# Table2: Comparison of Technology

- [7] Seon, K.L., Seung-Hun, L., Sylvester, D., Blaauw, D., Jae-Yoon, S.: 'A 95 fJ/b current-mode transceiver for 10 mm on-chip interconnect'. IEEE Int. Solid-State Circuits Conf. Digest of Technical Papers (ISSCC), February 2013, pp. 262–263.
- [8] Schinkel, D., Mensink, E., Klumperink, E.A.M., van Tuijl, E., Nauta, B.: 'A 3-Gb/ s/ch transceiver for 10-mm uninterrupted RC-limited global on-chip interconnects', IEEE J. Solid-State Circuits, 2006, 41, (1), pp. 297–306.
- [9] Maheshwari, A., Burleson, W.: 'Current-sensing and repeater hybrid circuit technique for onchip interconnects', IEEE Trans. Very Large Scale Integr. (VLSI) Syst., 2007, 15, (11), pp. 1239–1244
- [10] Tzartzanis, N., Walker, W.W.: 'Differential current-mode sensing for efficient on-chip global signaling', IEEE J. Solid-State Circuits, 2005, 40, (11), pp. 2141–2147.